400-878-1895
QQ2310018808 WangwangOnline
  sales@tnkey.cn

 

 

 

 

 

 

CAP_IO_RealtimeSimulation
简介:CAP Code Module for IO3xx FPGA I/O modulesAt its core the CAP (Capture) FPGA code module contains a 32-bit deep counter clocked at 33MHz and the CAP control logic. This FPGA code module requires one digital I/O line (Input) set as an input. The CAP FPGA code module can be implemented on all IO3xx series configurable FPGA I/O modules.By connecting physical pulse trains to the input line of your sel...
Brand
Made In
Modle PXF0903
Disctount
PassionTech Ord OrderNum Product Name Price RMB Brand  
PXO_393620101XIO10135398~39125speedgoat
PXO_393720102XIO10240778~45071speedgoat
PXO_393820103XIO10349385~54584speedgoat
PXO_393920104XIO10469828~77179speedgoat
PXO_394020105XIO10540778~45071speedgoat
PXO_39412A106XIO106-32/1664341~71114speedgoat
PXO_39422B106XIO106-64/3269828~77179speedgoat
PXO_394320107XIO10764341~71114speedgoat
PXO_394420108XIO10849385~54584speedgoat
PXO_394520109XIO10952505~58032speedgoat
PXO_394620110XIO11053581~59222speedgoat
PXO_394720111XIO11146157~51016speedgoat
PXO_39482A112XIO112-463372~70043speedgoat
PXO_39492B112XIO112-870904~78367speedgoat
PXO_39502C112XIO112-1678435~86692speedgoat
PXO_39512D112XIO112-32100923~111546speedgoat
PXO_3952201128IO112-LowVoltageRange0~0speedgoat
PXO_395320113xIO11370796~78249speedgoat
PXO_395421104XIO104-XLR-Panel30019~33178speedgoat
PXO_395521108XIO108-XLR-Panel27867~30800speedgoat
PXO_395621109XIO109-XLR-Panel27867~30800speedgoat
PXO_395720203XIO20326683~29492speedgoat
PXO_395820204XIO20426683~29492speedgoat
PXO_395920214XIO204-Lowside0~0speedgoat
PXO_396020205XIO20529911~33060speedgoat
PXO_396120206XIO20626790~29610speedgoat
PXO_396220301XIO30141854~46259speedgoat
PXO_396320302XIO30241854~46259speedgoat
PXO_396420303XIO30341854~46259speedgoat
PXO_396520304XIO30441854~46259speedgoat
PXO_396620311XIO31159069~65286speedgoat
PXO_396720312XIO31259069~65286speedgoat
PXO_396820313XIO31359069~65286speedgoat
PXO_396920314XIO31459069~65286speedgoat
PXO_397020325XIO32590270~99773speedgoat
PXO_397120322XIO32271980~79557speedgoat
PXO_397220323XIO32371980~79557speedgoat
PXO_397320324XIO32471980~79557speedgoat
PXO_397420329XIO32x-AuxiliaryIO9576~10583speedgoat
PXO_397520401XIO40133247~36746speedgoat
PXO_397620501XIO50119259~21286speedgoat
PXO_397720502XIO50219259~21286speedgoat
PXO_397820503XIO50324639~27232speedgoat
PXO_397920504XIO50430019~33178speedgoat
PXO_398020511XIO51142822~47329speedgoat
PXO_398120601XIO60127867~30800speedgoat
PXO_398220701XIO7012690~2973speedgoat
PXO_398320702XIO7024196~4637speedgoat
PXO_398420703XIO7037316~8087speedgoat
PXO_3985IO901反射内存卡,SCRAMNet GT 200 I/O module with single fiber port. Including fiber optic c42750~47250speedgoat
PXO_398620902XIO9020~0speedgoat
PXO_398720905XIO9050~0speedgoat
PXO_398820906XIO9060~0speedgoat
PXO_398920907XPMC-5565PIORC-1100000~0speedgoat
PXO_3990350007MISC-Fiber Optic Cable0~0speedgoat
PXO_3991305030Maintenance Extension Package3874~4281speedgoat
PXO_0461SCRAMNet GT 200 I/O反射内存卡,SCRAMNet GT 200 I/O module with single fiber port. Including fiber optic c32308~35709speedgoat
PXO_0462IO902反射内存卡,双通道,SCRAMNet GT200 I/O module with dual (redundant) fiber ports. Including45600~50400speedgoat
该文章系原厂商文章翻译,不通之处请参考原文

CAP Code Module for IO3xx FPGA I/O modules

At its core the CAP (Capture) FPGA code module contains a 32-bit deep counter clocked at 33MHz and the CAP control logic. This FPGA code module requires one digital I/O line (Input) set as an input.

The CAP FPGA code module can be implemented on all
IO3xx series configurable FPGA I/O modules.

By connecting physical pulse trains to the input line of your selected IO3xx I/O module the CAP FPGA code module allows you to measure:

 

  • pulse durations
  • period durations
  • PWM duty-cycles

Functional description



The xPC Target driver block coming with the CAP FPGA code module allows you to define whether your measure at the Start and Stop events shall begin at the low-to-high (Up) or the high-to-low (Down) transition.

At the Start event the counter starts to count up from 0 and stops at the defined Stop event (next low-to-high or high-to-low transition). The counter value is then latched into an output register which can then be read by the xPC Target driver block and the counter is reset to 0 for the next Start-Stop events.

Depending on the Start and Stop events defined the measured counter value represents the following pulse train durations or periods:

 

  • A: Duration of High pulse (when Start=Up and Stop=Down)
  • B: Duration of Low pulse (when Start=Down and Stop=Up)
  • C: Period between Low-to-High transitions (when Start=Up and Stop=Up)
  • D: Period between High-to-Low transitions (when Start=Down and Stop=Down)

  • Specifications
    Minimal measurable duration: 2 x 1/33e6[MHz] = 60.61[ns]
    Maximal measurable duration: (2^32-1) x 1/33e6[MHz] = 130.15[s]
    Signal resolution: 1/33e6[MHz] or 30.03[ns]

 

Related Products
Question About the Products  If you have Anyquestion about the products,Please write here!
Title:
Input Question:
Contact: